## Report Submission Guidelines

- 1. Attach the signed Data Sheet (if any)
- 2. Attach the captured images (if any)
- 3. Answer the questions in the "Test Your Understanding" section
- 4. Add a brief Discussion regarding the experiment. For the Discussion part of the lab report, you should include the answers of the following questions in your own words:
  - · What did you learn from this experiment?
  - · What challenges did you face and how did you overcome the challenges? (if any)
  - What mistakes did you make and how did you correct the mistakes? (if any)
  - · How will this experiment help you in future experiments of this course?

## Test Your Understanding

Answer the following questions:

1.  $R = 1k\Omega$  was used in the experiment. If we use  $R = 2.2k\Omega$ , will there be any problem in observing the I-V characteristics plot? Explain briefly.

Answer:

will not cause any majore R= 2.2 k imtead of 1K issing in observing the I-V characteristics pbt, but it will affect the current through the circuit and the shape of the plot. will decrease, as fore the name voltage increase R, the I applied, a higher tresistance will result a lower current. The will represent a smaller current as I= V, The I-V curve in the name way, but the current value diode will behave through it. So, we will nee lower current value.
on the y-axis. 90 will be smaller

2. From the I-V characteristics of a diode that you obtained, which devices can be used to model the diode?

Answer:

I-V charaferistics I observe, the most Bened the to describe the diode's behavior would be appropriate model model. The 0.7 v tureshold that I observe Sercies Resintance CVD modelook where after 08 in characteristic threshold ovoltage, the current increases exponentially with voltage, which nuggests that the diode's behavior in being captured more acurately than by a simple constant voltage model accounts for the slight increase drep. no CVD+R voltage due to dynamic resistance of the diode.



3. Compare the ideal diode model, CVD model and CVD + r model. Which model is better and why?

Ideal diode model: Perfect conductors when forward-biased, perfect imulator when reverse-biased. Ignore voltage drop, reverse leakage current. CVD model: diode has comtant voltage drop when forward-biased. Ignore dynamic resistance and voltage rine with current. cVD+12 model: Includes dynamic resistance in services with the diode more complex but provides real-world accuracy. CVD+12 model is best as it most accurately models the real-world diode behaviore, including voltage increase with current.

4. Design a 3-input OR gate using diodes and explain why a pull-down resistor is necessary. What happens if the resistor value is too large or too small?

Answer:

The pull-down resistor is necessary to emure D1 that the output is low when all impuls are low without float when no diode D2 this resistor, the output would are conducting leading undefinded or erreatic voltage DB at the output. When resistor is too large it wil be able to a pull the output low quickly this result in a weak pull to ground and enough might be susceptible to noise or might not output fully low. when too smalls excessive current draw. power and damage the components too. wasting

 Implement a 2-input AND gate using diodes. If the input high level is 5V and low level is 0V, calculate the actual output levels considering 0.7V diode drops.
 Answer:

when, A=0v, B=0v. the two diode will be on. So,

there will be two 0.7v diode voltage nowice. (0.7+0.7)=1.4v

...output = 1.4v,

when, A=ov, B=5v, /A=5v, B=ov; one of the diode will be on; output=0.7v,

when, A=5v, B=5v. two diode will be off and output = 5v.

Discussion: In this lab, I learned about the fundemental a principals of dioders including their I-V charabeteristics, the CVD model, and how to implement logic gales wing dioder. I explored the behavior of dioder in a circuit and how their voltage-oursent relationship can be modeled using different theoritical models. The experiment also provided hands-on experience with building circuits, using an as as as a cilloscope for measurement and very if ying theoritical models against experimental results.

one challagoge I faced during the experiment was netting up the oscilloneope. connectly to view the I-V. Initially the nettings were unclear, and the data did not appear as expected. I overcame this by care fully following the procedure and ensure the oscilloneope Channels were connected properly and makeing necessary adjustments in the xy mode for a clearer display of the data. Appetracy

A mistake I made initially was misunderstanding the orientation of the diodes in the circuit: This led. to inaccurate readings of the voltage drops and current ma measurements. After reviewing the circuit diagrams and reassembling the components, I ensured the diodes were placed in the correct direction

This experiment has heldped me understand how to model the behavior of real components like distermich is executed for designing and analyzing more complex electronic circuits. Morrevers the evo model and the use of logic gates with diodes will be directly applicable to duture digital electronic works. Enhanced my understanding of semiconducting that electronic works. Enhanced my understanding of semiconducting the device.



(d) Change the scaling and position of the plot using the Scale knob and Position knob of both channels, respectively if you need.

You will see a small screen showing the I-V characteristics graph using the XY mode of the oscilloscope. The XY mode plots the voltage data of CH1 and CH2 in the x-axis and y-axis respectively. So, the x-axis represents  $V_D$ . As,  $I_D = I_R \propto V_R$ , the y-axis represents  $I_D$ .

(e) Observe the I-V graph and capture it with a camera.

## Task-02: Verification of CVD model



Figure 8: Circuit-2

## **Procedure**

- 1. Use the Digital Multimeter to measure the resistances  $R_1$ ,  $R_2$ , and  $R_3$ , as well as the forward voltage drops  $V_{D0_1}$  and  $V_{D0_2}$  of diodes  $D_1$  and  $D_2$ , respectively. Fill in the tables below with the measured values
- 2. Construct the Circuit-2 given above.
- 3. Use the DC Power Supply to set  $V_1 = 7V$  and  $V_2 = 10V$  with 0.5A current limit
- 4. Now, measure the voltages across the resistances and fill out the tables.
- 5. For theoretical analysis, assume the diode follows the Constant Voltage Drop (CVD) model with a forward voltage drop of  $V_{D0}$ . Use the experimental values for both  $V_{D0}$  and the resistor in calculations to minimize error.

|              | $V_{Do_1}$ | $V_{Do_2}$ | $R_1$       | $R_2$ | $R_3$       | $V_{R1}$ | $V_{R2}$ | $V_{R3}$ | $I_1 = \frac{V_{R1}}{R_1}$ | $I_2 = \frac{V_{R2}}{R_2}$ | $I_3 = \frac{V_{R3}}{R_3}$ | $D_1$    | $D_2$    |
|--------------|------------|------------|-------------|-------|-------------|----------|----------|----------|----------------------------|----------------------------|----------------------------|----------|----------|
|              | (V)        | (V)        | $(k\Omega)$ | (kΩ)  | $(k\Omega)$ | (V)      | (V)      | (V)      | (mA)                       | (mA)                       | (mA)                       | (on/off) | (on/off) |
| Experimental | ,30        | بي         | 1           | 2.709 | 21152       | 0.56     | 5.95     | 3.513    | 0.26                       | 2.1%                       | 1.63                       | on       | On       |
| Theoretical  | 0          | 0.385      | 1           | 2.70  | 2.152       | Ø38      | 5.19     | 4.225    | 1.232                      | 1.92                       | 1.96                       | on       | on       |
|              |            |            |             |       |             | 1.232    |          |          |                            |                            |                            |          |          |

| Develope of amon      | Experimental—Theoretical ×100% | For $I_1$ | For $I_2$ | For $I_3$ |
|-----------------------|--------------------------------|-----------|-----------|-----------|
| Percentage of error = | Theoretical 10070              | Scheday.  |           |           |
|                       | ,                              | 54.54%    | 14.37%    | 16.84%    |